



# A Fault Diagnosis Approach for Rail Surface Anomalies Using FPGA in Railways

# Orhan Yaman<sup>1</sup>, Mehmet Karakose<sup>\*2</sup>, Erhan Akin<sup>3</sup>

#### Accepted : 12/05/2017 Published: 21/08/2017

# *Abstract:* Railway transport is a widely used means of transportation for passenger and cargo transportation. In recent years, more emphasis has been placed on railway transport. With the development of high-speed trains, it has become important for passenger transport. Due to the heavy construction of the train, continuous failures occur in the railway line. Various methods of inspection are available to detect these failures. In case of early fault detection and repair of major accidents can be prevented. In this study, an FPGA based method is proposed for rail surface inspection and fault diagnosis. The proposed method is realized by image processing with FPGA. The image is taken on the railway line with the camera attached to the FPGA development board. Pre-processing is performed on the obtained image. Edge extraction is applied to the image after pre-processing. The rail surface is detected using the image obtained as a result of edge extraction. The proposed method works in real time to monitor and diagnose faults. It detects many defects on the track surface. In addition, the proposed method measures the size of the fault on the rail surface. In this study, FPGA based condition monitoring device was developed. An architecture has been developed for implementing the proposed method with FPGA. This work using FPGA technology is low cost and fast compared to other methods. The proposed method is quite advantageous because of its real-time operation.

Keywords: Railway, Rail surface detection, Condition monitoring, Embedded system, Image processing.

# 1. Introduction

Railway transportation is a type of transportation that is widely used today. Railway transportation is advantageous for passenger and cargo transportation. Railway components in railway transportation are very important for passenger safety. There are many faults on the rail line. As a result of these failures, the train and rail track components may be damaged [1-3]. Generally, the areas where failures occur are the rail mantle and the rail surface. In Figure 1, faults that can occur frequently on a sample rail are shown [4].

Rail flaws in railways have been published by the International Railway Association (UIC) with UIC 712 R code [5]. With this fault code, a lot of information such as the position, type of the rail fault is obtained. Codes consisting of three or four digits indicating the type of rail failures are given. By looking at these codes, it is understood to which region the rail fault occurs and what the fault is. Major failures such as rail breaks occur if the failures in the railway line are not repaired. Major failures that occur are affecting railway transportation negatively. For this reason, early diagnosis and intervention in railways is very critical.

There are many contact and contactless methods for condition monitoring and fault detection on the railway line. Inspection types applied on rail; Ultrasonic method, vortex flow method, radiography method, liquid penetrant method, magnetic induction

<sup>1, 2,3</sup>Computer Engineering Department, Engineering Faculty, Firat University, Campus, 23200, Elazig/Turkey

\* Corresponding Author: Email: mkarakose@firat.edu.tr

Note: This paper has been presented at the 5th International Conference on Advanced Technology & Sciences (ICAT'17) held in Istanbul (Turkey), May 09-12, 2017.

This journal is © Advanced Technology & Science

method and contactless methods with cameras. These methods are generally classified as contact and contactless

DOI: 10.18100/ijamec.2017Special Issue30469



Fig. 1. Faults that can occur on a sample rail [4].

These are contact and contactless methods. In contact method, the rail line components make condition monitoring and diagnostics by contacting the device [6, 7]. Or the specialists can observe the rail track and identify the faults that occur. Such methods are costly, time consuming and take a lot of time. In contact methods, which may result in malfunction of the rail line during the monitoring. Also, as the contact methods take time to be implemented, railway transportation stops during this process. Thus, railway transportation problems occur. In the non-contact methods, the railway line is monitored using laser or normal cameras [8-10]. In recent years, image processing based methods

have been developed and contactless status monitoring has been performed. Non-contact condition monitoring methods are quite fast compared to contact condition monitoring methods. In addition, contactless condition monitoring systems do not affect rail transport.

There are many studies in the literature with railway track monitoring and fault detection. Canan et all [11]. Rail has proposed a real-time image processing method for defect detection and classification. The rail surface was detected using image processing methods. Then detected rail defects on the rail surface image. Classification algorithms have been used to classify rail defects. The block diagram of methods of rail surface detection and rail defects classification is shown in the Figure 2.



Fig. 2. Block diagram of the literature [11].

Yunus et all [12]. First of all, a feature extraction is made on a video image that contains an error-free rail line. Then, virtual failures were created on the image containing the faulty rail line and the feature extraction was performed and these two data groups were trained by being labelled as faulty and robust. In the test phase, the algorithm is implemented on a new video image that contains malfunctioning and robust frames. The study period and accuracy performance were measured and a decision mechanism was established. The flow chart of the proposed method in the literature is given in Figure 3.



Fig. 3. Flow chart of the proposed method in the literature [12]

There are also studies in the literature that detect malfunctions using thermal cameras [13]. Xiaoqing et all [14]. It has proposed an image processing based method for detection of rail surface defects. Using a thermal camera, the rail surface is imaged. By performing image processing on thermal images, rail surface defects are detected. Ke et all [15] Railway proposed a classification method for surface condition monitoring. Rail surface with edge detection and segmentation is to classify the image.

Michael et all [16]. An image processing based method is proposed for detection of failures on rail surfaces. In the proposed method, the rail surface is observed with close cameras. Thus, very small damage on the track surface is detected.

In this study, we propose an image processing based fault diagnosis method with FPGA architecture for rail track. In the proposed method, a camera attached to the FPGA development board and a rail line image are taken. In the obtained image, rail surface is detected. In this way, faults occurring on the rail surface can be easily calculated. The fact that this method is based on image processing is advantageous over other methods. The use of FPGA technology brings with it greater advantages. This work using FPGA technology is low cost and fast compared to other methods [17-20]. Thus, the proposed method is more advantageous than the other methods.

### 2. Proposed Method

In this study, an image processing based method is proposed. Software was developed on the FPGA development kit. The image is captured by the FPGA development kit and the rail surface is detected. Condition monitoring and fault detection are performed on the detected rail surface. An architecture has been created to implement the proposed method on the FPGA. The FPGA architecture of the proposed method in this study is given in Figure 4.



Fig. 4. FPGA architecture of the proposed method

In FPGA architecture, pre-processing is applied to the images first. As a result of pre-processing, a RAM block is used for edge detection on the image. The proposed method is implemented using the pixel values stored in the RAM block. The results of the proposed method are transmitted to the monitor via VGA. The general flow diagram of the proposed method is given in Figure 5.

In the proposed method, only the  $G_y$  matrix of the sobel edge detection algorithm is used for feature extraction in the image. Sobel algorithm is easier than other edge detection algorithms. It is also easy to implement the Sobel algorithm on the FPGA development kit. Sobel edge detection algorithm is a scanning process with 3x3 size  $G_x$  and  $G_y$  matrices on the image matrix [21-23].  $G_x$  and  $G_y$  matrices are given in the equation 1.

$$G_x = \begin{bmatrix} -1 & 0 & 1 \\ -2 & 0 & 2 \\ -1 & 0 & 1 \end{bmatrix}, \quad G_y = \begin{bmatrix} 1 & 2 & 1 \\ 0 & 0 & 0 \\ -1 & -2 & -1 \end{bmatrix}$$
(1)



Fig. 5. General flow diagram of the proposed method

These matrices allow the values of x and y axis to be determined by entering the convolution process with the values of all the pixels in the image. In Equation 1, the matrix  $G_y$  is used as the masking matrix. The purpose of using the matrix  $G_y$  is to obtain the edges in the vertical direction more clearly. As a result of edge detection, the number of white pixels in each column in the image is calculated. The column with the maximum number of white pixels is called the rail surface. Thus, the rail surface can be easily detected. In figure 6 shows edge detection results using  $G_x$ ,  $G_y$  and both matrices.



**Fig. 6.** Edge detection results using  $G_x$ ,  $G_y$  and both matrices **a**)  $G_x$  matrix **b**)  $G_y$  matrix **c**)  $G_x$  and  $G_y$  matrices

Figure 6 shows edge detection results using  $G_x$ ,  $G_y$  and both matrices. In the proposed method, the rail surface is determined precisely using  $G_y$  matrix. Also, when only  $G_y$  matrix is used, unnecessary edges are not obtained. Thus, the success of the rail surface detection increases. After the rail surface fixation, defects on the rail surface are detected. The black pixels on the binary image are examined to detect failures on the track surface. All black pixels in the column are calculated for each row on the track surface. A signal is obtained by calculating the number of black pixels on the rail surface image. In Figure 7, the feature signal is obtained from the rail surface image.

A threshold value is determined on the feature array obtained in figure. If the obtained feature sequence is below the threshold value, it is defined as stable and not defective. In addition, the size of the fault is also calculated by considering the values in the property array.



Fig. 7. Obtaining the feature array by calculating the number of black pixels from the image

#### 3. Experimental Results

In this study, an image processing based method is proposed to detect the FPGA based rail surface. The image of the railway line is taken via the camera connected to the FPGA development board. Edge detection is performed on the obtained image by using image processing methods. The rail surface is detected after edge detection. The general connection of the FPGA development board used in this study is shown in Figure 8.



Fig. 8. Structure of the experimental setup with FPGA

Images from the D5M camera are displayed via the monitor connected to the FPGA development kit. The software of the proposed method is written in computer in verilog programming language and realized through FPGA development kit. Quartus 15.1 program was used in this study.

The images used in this study were taken from a locomotive used on railways. The image was captured with the FPGA development card placed on the locomotive. The image is displayed on the monitor connected to the FPGA development board. The rail surface is detected in the railway line using the experimental setup. A color image of the rail line taken from the camera is shown in Figure 9.a, and a gray converted image is shown in Figure 9.b.



Fig. 9. Color and gray image of rail line a) Color image b) Gray image

Using the gray image obtained in Figure 9b, the  $G_y$  matrix of the sobel edge detection algorithm is applied. The threshold (T = 120) was applied to sharpen the image obtained as a result of edge detection. The obtained edge detection image is shown in Figure 10.a. After these operations, the rail surface was detected by the proposed method. When the rail surface is detected, the total number of white pixels in the rows of each column in the image is taken into account. The column with the largest number of white pixels is called the rail surface. The rail surface that is fixed is taken into an area and is shown in Figure 10.b.



Fig. 10. Edge detection on rail track and rail surface detection a) Sobel edge detection result b) Rail surface detection

The rail surface detected in Figure 10 is cut through the image. The rail surface image is converted into a binary image. Condition monitoring and fault detection are performed using binary images. Figure 11.a shows the sample rail surface image, and Figure 11.b shows the binary image. In the figure given in Figure 11.b, the graph in Figure 11.d is obtained considering the black pixel numbers. The ratio of the total number of pixels in the column to the number of black pixels indicates the size of the defect. In this study, if the size of the black pixel is over 30%, it is defined as malfunction. The result of Figure 11.b is given in Figure 11.d. Fault size was measured over 40%. Figure 12 shows the results for the sample rail surface views.



Fig. 11. Rail surface fault detection a) Faulty rail surface image b) Binary image c) Rail surface fault detection d) Number of black pixels



Fig. 12. Detection results for sample rail surface images a) Head checking b) Horizontal cracking at the web-head fillet radius c) Isolated wheel burn d) Shelling of the gauge corner

The necessary resources used in the development are shown in Table 1 as a result of the implementation of the proposed method in the FPGA development board.

In practice, the desired signals are monitored in real time, apart from the display on the monitor. In this way, the variables used in practice are observed to test the accuracy of the proposed algorithm. Figure 13 shows the Signal Tab II Logic Analyzer section of the Quartus program.

Table 1. Required Resources for System Design of the Proposed Method

| Name                      | <b>Required logic elements</b> |
|---------------------------|--------------------------------|
| Logic elements            | 5.053 / 15.408 (% 33)          |
| Combinational function    | 3.667 / 15.408 (% 24)          |
| Dedicated logic registers | 2.864 / 15.408 (% 19)          |
| Total memory bits         | 298.960 / 516.096 (% 58)       |
| Enabled multipliers       | 0 / 112 (% 0)                  |

| lo | log: 2013/09/19 14:39:42 #0 |       |                         |                  |              |                |                |                | click to insert time bar |           |          |  |
|----|-----------------------------|-------|-------------------------|------------------|--------------|----------------|----------------|----------------|--------------------------|-----------|----------|--|
| Ту | pe                          | Alias | Name                    | 436 440 444      | 448          | 452            | 456            | 460            | 464                      | 468       | 472      |  |
| R  | 3                           |       | pture:u3 Frame_Cont     |                  |              |                |                |                |                          | 000002AAh |          |  |
| R  | 3                           |       | E CCD_Capture:u3 X_Cont | )(02EEh/02EFh)() | 02F1h)(02F2) | h)(02F3h)(02F4 | h)(02F5h)(02F6 | h)(02F7h)(02F8 | h)(02F9h)(               |           | ((02FEh) |  |
| R  | 3                           |       | D_Capture:u3 Y_Cont     |                  |              |                |                |                |                          | 0052h     |          |  |
| Ş  | 3                           |       | E-CCD_Capture:u3 count  | 754h             | )( 7         | '55h ( 7       | 756h ( 7       | '57h ( i       | 758h )                   | 759h (    |          |  |
| Ş  | 3                           |       | E-CCD_Capture:u3line    |                  |              |                |                |                |                          | 115h      |          |  |

Fig. 13. Signal Tab II Logic Analyzer used for monitoring results

Here, the frame number of the image displayed on the "Frame\_Cont" variable monitor observed here is the horizontal axis position of the pixel subjected to the "X\_Cont" change processing, the vertical axis position of the pixel where the "Y\_Cont" the horizontal axis of the surface.

## 4. Conclusions

In this study, an FPGA based image processing method is proposed to detect rail surface in railway line. In the proposed method, the image of the rail line taken from the camera was processed using the FPGA development kit. After the obtained image is transformed into gray form, feature extraction is performed by using the sobel edge detection algorithm. A method has been proposed to determine the rail surface after edge detection. The track surface was detected and a binary image was obtained. The malfunction is detected by considering the density of the black pixels on the binary rail surface image. It is also detected in the defective area. Implementation of this application using FPGA technology is quite advantageous compared to other methods. The contactless method is advantageous over the contact methods. The advantage of the proposed method is that it is fast and that the cost of implementation is low. All the failures on the rail surface can be easily detected by improving the results obtained in this study.

#### Acknowledgements

This study was supported by the TUBITAK (The Scientific and Technological Research Council of Turkey) under Grant No: 114E202.

#### References

- E. Karakose, and M.T. Gencoglu, "An analysis approach for condition monitoring and fault diagnosis in pantograph-catenary system," IEEE International Conference on In Systems, Man, and Cybernetics (SMC), pp. 1963-1968, 2013.
- [2] Y. Santur, M. Karaköse, and E. Akın, "Learning Based Experimental Approach For Condition Monitoring Using Laser Cameras In Railway Tracks," International Journal of Applied Mathematics, Electronics and Computers (IJAMEC), 4, pp. 1-5, 2016.
- [3] O. Yaman, M. Karakose and E. Akin "Improved Rail Surface Detection and Condition Monitoring Approach with FPGA in Railways," International Conference on Advanced Technology & Sciences (ICAT'17), pp. 108-111, May 2017.
- [4] Australian Rail Track Corporation "Manual for non-destructive testing of rail," ARTC, Avustralya, 2009.
- [5] UIC-712 R. "Rail defects, International Union of Railways (UIC)," Paris, Fransa, 2002.
- [6] S. Chang, Y.S. Pyun, and A. Amanov, "Wear Enhancement of Wheel-Rail Interaction by Ultrasonic Nanocrystalline Surface Modification Technique," Materials, vol. 10(2), 188, 2017.
- [7] R. Clark, "Rail flaw detection: overview and needs for future developments," NDT & E International, 37(2), pp. 111-118, 2004.
- [8] M. Karakose, O. Yaman, M. Baygin, K. Murat, and E. Akin, "A New

Computer Vision Based Method for Rail Track Detection and Fault Diagnosis in Railways," International Journal of Mechanical Engineering and Robotics Research Vol. 6, No. 1, pp. 22-17, January 2017.

- [9] S. Faghih-Roohi, S. Hajizadeh, A. Nunez, R. Babuska, and B. De Schutter, "Deep convolutional neural networks for detection of rail surface defects," International Joint Conference on In Neural Networks (IJCNN), pp. 2584-2589, 2016.
- [10] G. Karaduman, M. Karakose, and E. Akin, "Experimental fuzzy diagnosis algorithm based on image processing for rail profile measurement," 15th International Symposium In MECHATRONIKA, pp. 1-6, 2012.
- [11] C. Tastimur, H. Yetis, M. Karakose, and E. Akin, "Rail Defect Detection and Classification with Real Time Image Processing Technique," International Journal of Computer Science and Software Engineering (IJCSSE), Volume 5, Issue 12, 2016.
- [12] Y. Santur, M. Karakose, and E. Akin, "Random forest based diagnosis approach for rail fault inspection in railways," National Conference on In Electrical, Electronics and Biomedical Engineering (ELECO), pp. 745-750, 2016.
- [13] U. Netzelmann, G. Walle, A. Ehlen, S. Lugin, M. Finckbohner, and S. Bessert, "NDT of railway components using induction thermography," In D. E. Chimenti, & L. J. Bond (Eds.), AIP Conference Proceedings, Vol. 1706, No. 1, 2016.
- [14] X. Li, B. Gao, W.L. Woo, G.Y. Tian, X. Qiu, and L. Gu, "Quantitative Surface Crack Evaluation Based on Eddy Current Pulsed Thermography," IEEE Sensors Journal, vol. 17(2), pp. 412-421, 2017.
- [15] K. Ma, T.F.Y. Vicente, D. Samaras, M. Petrucci, and D.L. Magnus, "Texture classification for rail surface condition evaluation," IEEE Winter Conference on In Applications of Computer Vision (WACV), pp. 1-9, 2016.
- [16] M. Steenbergen, and R. Dollevoet, "On the mechanism of squat formation on train rails–Part I: Origination," International Journal of Fatigue, vol. 47, pp. 361-372, 2013.
- [17] P.R. Possa, S.A. Mahmoudi, N. Harb, C. Valderrama, and P. Manneback, "A multi-resolution fpga-based architecture for real-time edge and corner detection," IEEE Transactions on Computers, vol. 63(10), pp. 2376-2388, 2014.
- [18] Q. Xu, S. Varadarajan, C. Chakrabarti, and L.J. Karam, "A distributed canny edge detector: algorithm and FPGA implementation," IEEE Transactions on Image Processing, vol. 23(7), pp. 2944-2960, 2014.
- [19] T.M. Khan, D.G. Bailey, M.A. Khan, and Y. Kong, "Real-time edge detection and range finding using FPGAs," Optik-Intern. Journal for Light and Electron Optics, vol. 126(17), pp. 1545-1550, 2015.
- [20] M. Karakose, O. Yaman, I. Aydin, and E. Karakose, "Real-time condition monitoring approach of pantograph-catenary system using FPGA," IEEE 14th International Conference on In Industrial Informatics (INDIN), pp. 481-486, 2016.
- [21] G. Chaple, and R.D. Daruwala, "Design of Sobel operator based image edge detection algorithm on FPGA," International Conference on In Communications and Signal Processing (ICCSP), pp. 788-792, 2014.
- [22] T. Shi, J.Y. Kong, X.D. Wang, Z. Liu and G. Zheng, "Improved Sobel algorithm for defect detection of rail surfaces with enhanced efficiency and accuracy," Journal of Central South University, vol. 23(11), pp. 2867-2875, 2016.
- [23] O. Yaman, M. Karakose, I. Aydin, and E. Akin, "Detection of pantograph geometric model based on fuzzy logic and image processing," IEEE 22nd In Signal Processing and Communications Applications Conference (SIU), (pp. 686-689, 2014.